# Combinational Logic

Himanshu K. Gajera Department of Computer Science & Engineering Pandit Deendayal Energy University, Gandhinagar

#### Introduction

- A combinational circuit consists of logic gates whose outputs, at any time, are determined by combining the values of the inputs.
- For n input variables, there are  $2^n$  possible binary input combinations.
- For each binary combination of the input variables, there is one possible output.

#### Introduction

- > Hence, a combinational circuit can be described by:
  - 1. A truth table that lists the output values for each combination of the input variables, or
  - 2. m Boolean functions, one for each output variable.



#### Introduction



Figure: Combinational Circuits



Figure: Sequential Circuit

# Design procedure

The procedure involves the following steps:

- > State the problem.
- Determine no. of available input variables and required output variables.
- Assign letter symbols to the input and output variables.
- Derive the truth table that defines the required relationship between inputs and outputs.
- Obtain simplified Boolean function for each output.
- Draw the logic diagram.

## Adders (half adder)

- ➤ It is a arithmetic combinational logic circuit designed to perform addition of two single bits.
- > It contain two inputs and produces two outputs.
- ➤ Inputs are called Augend and Added bits and Outputs are called **Sum and Carry**.
- ➤ Addition of single bits

$$0+0=0$$
  
 $0+1=1$   
 $1+0=1$   
 $1+1=10$ 

The result of 1+1 is 10, where '1' is carry-output (Cout) and '0' is Sum-output

# Adders (half adder)

#### Truth Table of Half Adder:

| Inputs |   | Outputs |       |  |
|--------|---|---------|-------|--|
| A      | В | Sum     | Carry |  |
| 0      | 0 | 0       | 0     |  |
| 0      | 1 | 1       | 0     |  |
| 1      | 0 | 1       | 0     |  |
| 1      | 1 | 0       | 1     |  |

# Adders (half adder)

#### K-map for output variable Sum 'S':



K-map is of Sum of products form. The equation obtained is

$$S = AB' + A'B = S = A \text{ xor } B$$

A'B+B'A=A xor B

#### K-map for output variable Carry 'C':



The equation obtained from K-map is

$$C = AB$$

## Implementation of HALF ADDER





(a) 
$$S = xy' + x'y$$
  
 $C = xy$ 

(b) 
$$S = x \oplus y$$
  
 $C = xy$ 

### Implementation of HALF ADDER



Limitations: Adding of Carry is not possible in Half adder.

- To overcome the above limitation faced with Half adders, Full Adders are implemented.
- ➤ It is a arithmetic combinational logic circuit that performs addition of three single bits.
- $\triangleright$  It contains three inputs (A, B, C<sub>in</sub>) and produces two outputs (Sum and C<sub>out</sub>).
- $\triangleright$  Where,  $C_{in}$  -> Carry In and  $C_{out}$  -> Carry Out

#### Truth table of Full Adder:

| Inputs |   |                 | Outputs |                  |  |
|--------|---|-----------------|---------|------------------|--|
| A      | В | C <sub>in</sub> | Sum     | C <sub>out</sub> |  |
| 0      | 0 | 0               | 0       | 0                |  |
| 0      | 0 | 1               | 1       | 0                |  |
| 0      | 1 | 0               | 1       | 0                |  |
| 0      | 1 | 1               | 0       | 1                |  |
| 1      | 0 | 0               | 1       | 0                |  |
| 1      | 0 | 1               | 0       | 1                |  |
| 1      | 1 | 0               | 0       | 1                |  |
| 1      | 1 | 1               | 1       | 1                |  |

K-map Simplification for output variable Sum 'S':



The equation obtained is

$$S = A'B'C_{in} + AB'C_{in}' + ABC + A'BC_{in}'$$

The equation can be simplified as

$$S = B'(A'C_{in} + AC_{in}') + B(AC + A'C_{in}')$$

$$S = B'(A \text{ xor } C_{in}) + B \text{ (A xor } C_{in})'$$

$$S = A \text{ xor } B \text{ xor } C_{in}$$

K-map Simplification for output variable 'Cout'



The equation obtained is

$$C_{out} = BC_{in} + AB + AC_{in}$$





- ➤ It is a combinational logic circuit designed to perform the subtraction of two single bits.
- ➤ It contains two inputs (A and B) and produces two outputs (Difference and Borrow-output).



Truth Table of Half Subtractor:

| Inputs |   | Outputs |    |  |
|--------|---|---------|----|--|
| A      | В | D       | Во |  |
| 0      | 0 | 0       | 0  |  |
| 0      | 1 | 1       | 1  |  |
| 1      | 0 | 1       | 0  |  |
| 1      | 1 | 0       | 0  |  |

K-map Simplification for output variable 'D':



A'B+B'A=A xor B

K-map Simplification for output variable 'Bout':



#### Implementation of HALF SUBTRACTOR



$$D = A'B + AB'$$
  
 $B = A'B$ 



$$D = A'B + AB'$$
  
 $B = A'B$ 

#### Implementation of HALF SUBTRACTOR



- ➤ It is a Combinational logic circuit designed to perform subtraction of three single bits.
- $\triangleright$  It contains three inputs(A, B, B<sub>in</sub>) and produces two outputs (D, B<sub>out</sub>).
- > Where, A and B are called **Minuend** and **Subtrahend** bits.
- ➤ And, B<sub>in</sub> -> Borrow-In and B<sub>out</sub> -> Borrow-Out

#### Truth Table of Full Subtractor:

| Inputs |   |                 | Outputs |                  |  |
|--------|---|-----------------|---------|------------------|--|
| A      | В | B <sub>in</sub> | D       | B <sub>out</sub> |  |
| 0      | 0 | 0               | 0       | 0                |  |
| 0      | 0 | 1               | 1       | 1                |  |
| 0      | 1 | 0               | 1       | 1                |  |
| 0      | 1 | 1               | 0       | 1                |  |
| 1      | 0 | 0               | 1       | 0                |  |
| 1      | 0 | 1               | 0       | 0                |  |
| 1      | 1 | 0               | 0       | 0                |  |
| 1      | 1 | 1               | 1       | 1                |  |

K-map Simplification for output variable 'D':



The equation obtained from above K-map is :  $D = A'B'B_{in} + AB'B_{in}' + ABB_{in} + A'BB_{in}'$  which can be simplified as,

$$D = B'(A'B_{in} + AB_{in}') + B(AB_{in} + A'B_{in}')$$
  
 $D = B'(A xor B_{in}) + B(A xor B_{in})'$   
 $D = A xor B xor B_{in}$ 

K-map Simplification for output variable 'Bout':



The equation obtained is:  $B_{out} = BB_{in} + A'B + A'B_{in}$ 

Logic Diagram of Full Subtractor:



Logic Diagram of Full Subtractor:



Logic Diagram of Full Subtractor:



# Applications

- > Arithmetic Operations
- > ALU (Arithmetic Logic Unit)
- Digital Signal Processing (DSP)
- Memory Addressing
- Data Compression and Encryption
- Digital Counters and Timers
- Control Systems
- > Image and Video Processing
- ➤ Data Address Calculation
- > Floating-Point Arithmetic
- > Error Detection and Correction

# Ripple carry adder

A ripple carry adder is a digital circuit that produces the arithmetic sum of two binary numbers. It. can be constructed with full adders connected in, with the carry output.



4-bit Ripple Carry Adder

#### **CONTROLLED INVERTER Circuit**



# **Binary Adder-Subtractor**

A Binary Adder-Subtractor is capable of both the addition and subtraction of binary numbers in one circuit itself. The operation is performed depending on the binary value the control signal holds. It is one of the components of the ALU (Arithmetic Logic Unit).



# Carry Look-Ahead Adder

it is the circuit that performs binary addition the fastest by utilizing the Carry Generate and Carry Propagate ideas.

